Title: Branches · s8lvg/Security-RISC · GitHub
Open Graph Title: Branches · s8lvg/Security-RISC
X Title: Branches · s8lvg/Security-RISC
Description: Proof-of-concept implementation for the paper "A Security RISC: Microarchitectural Attacks on Hardware RISC-V CPUs" (IEEE S&P 2023) - Branches · s8lvg/Security-RISC
Open Graph Description: Proof-of-concept implementation for the paper "A Security RISC: Microarchitectural Attacks on Hardware RISC-V CPUs" (IEEE S&P 2023) - Branches · s8lvg/Security-RISC
X Description: Proof-of-concept implementation for the paper "A Security RISC: Microarchitectural Attacks on Hardware RISC-V CPUs" (IEEE S&P 2023) - Branches · s8lvg/Security-RISC
Opengraph URL: https://github.com/s8lvg/Security-RISC
X: @github
Domain: patch-diff.githubusercontent.com
| route-pattern | /:user_id/:repository/branches(.:format) |
| route-controller | branches |
| route-action | index |
| fetch-nonce | v2:9d5340be-c65a-d0d3-8e19-c1e37367238a |
| current-catalog-service-hash | 82c569b93da5c18ed649ebd4c2c79437db4611a6a1373e805a3cb001c64130b7 |
| request-id | B87A:18A856:399C4:48F32:69903327 |
| html-safe-nonce | 5c1578568f32dd6ebe27adac9844ec030c7a8e109fc59a76af07359db1e4a4e0 |
| visitor-payload | eyJyZWZlcnJlciI6IiIsInJlcXVlc3RfaWQiOiJCODdBOjE4QTg1NjozOTlDNDo0OEYzMjo2OTkwMzMyNyIsInZpc2l0b3JfaWQiOiI2NTMzMjcyMjU1NDkyNzk3MjIzIiwicmVnaW9uX2VkZ2UiOiJpYWQiLCJyZWdpb25fcmVuZGVyIjoiaWFkIn0= |
| visitor-hmac | 145b8bcc282c6e0f2b809a3ebccc24cb836f92bb9d5f7e9cf1311e4ae4515a0b |
| hovercard-subject-tag | repository:656346740 |
| github-keyboard-shortcuts | repository,copilot |
| google-site-verification | Apib7-x98H0j5cPqHWwSMm6dNU4GmODRoqxLiDzdx9I |
| octolytics-url | https://collector.github.com/github/collect |
| analytics-location | / |
| fb:app_id | 1401488693436528 |
| apple-itunes-app | app-id=1477376905, app-argument=https://github.com/s8lvg/Security-RISC/branches |
| twitter:image | https://opengraph.githubassets.com/e3ced512d0b4885cebdd4ed3e8a8378d8ed35d9057d82328bd52afa10fde9c39/s8lvg/Security-RISC |
| twitter:card | summary_large_image |
| og:image | https://opengraph.githubassets.com/e3ced512d0b4885cebdd4ed3e8a8378d8ed35d9057d82328bd52afa10fde9c39/s8lvg/Security-RISC |
| og:image:alt | Proof-of-concept implementation for the paper "A Security RISC: Microarchitectural Attacks on Hardware RISC-V CPUs" (IEEE S&P 2023) - Branches · s8lvg/Security-RISC |
| og:image:width | 1200 |
| og:image:height | 600 |
| og:site_name | GitHub |
| og:type | object |
| hostname | github.com |
| expected-hostname | github.com |
| None | 42c603b9d642c4a9065a51770f75e5e27132fef0e858607f5c9cb7e422831a7b |
| turbo-cache-control | no-cache |
| go-import | github.com/s8lvg/Security-RISC git https://github.com/s8lvg/Security-RISC.git |
| octolytics-dimension-user_id | 48364605 |
| octolytics-dimension-user_login | s8lvg |
| octolytics-dimension-repository_id | 656346740 |
| octolytics-dimension-repository_nwo | s8lvg/Security-RISC |
| octolytics-dimension-repository_public | true |
| octolytics-dimension-repository_is_fork | true |
| octolytics-dimension-repository_parent_id | 623148775 |
| octolytics-dimension-repository_parent_nwo | cispa/Security-RISC |
| octolytics-dimension-repository_network_root_id | 623148775 |
| octolytics-dimension-repository_network_root_nwo | cispa/Security-RISC |
| turbo-body-classes | logged-out env-production page-responsive |
| disable-turbo | false |
| browser-stats-url | https://api.github.com/_private/browser/stats |
| browser-errors-url | https://api.github.com/_private/browser/errors |
| release | 3b33c5aedc9808f45bc5fcf0b1e4404cf749dac7 |
| ui-target | full |
| theme-color | #1e2327 |
| color-scheme | light dark |
Links:
Viewport: width=device-width