Title: Releases · SConsul/RISC-Microprocessor-Design · GitHub
Open Graph Title: Releases · SConsul/RISC-Microprocessor-Design
X Title: Releases · SConsul/RISC-Microprocessor-Design
Description: VHDL implementation of multicycle and pipelined RISC architecture - EE309 Autumn 2018, IIT Bombay - Releases · SConsul/RISC-Microprocessor-Design
Open Graph Description: VHDL implementation of multicycle and pipelined RISC architecture - EE309 Autumn 2018, IIT Bombay - SConsul/RISC-Microprocessor-Design
X Description: VHDL implementation of multicycle and pipelined RISC architecture - EE309 Autumn 2018, IIT Bombay - SConsul/RISC-Microprocessor-Design
Opengraph URL: /SConsul/RISC-Microprocessor-Design/releases
X: @github
Domain: patch-diff.githubusercontent.com
| route-pattern | /:user_id/:repository/releases(.:format) |
| route-controller | releases |
| route-action | index |
| fetch-nonce | v2:e7ac02f1-ae08-dd81-0cee-d190464c02e3 |
| current-catalog-service-hash | 6f13f31f798a93a6b08d3be0727120e9af35851fac7b9c620d6cf9a70068c136 |
| request-id | 877E:5C995:6609A:8D948:698EF162 |
| html-safe-nonce | ea3070d4db5ea9acb33dba49e949beab8fea3746349797ea97c24a044ea785ca |
| visitor-payload | eyJyZWZlcnJlciI6IiIsInJlcXVlc3RfaWQiOiI4NzdFOjVDOTk1OjY2MDlBOjhEOTQ4OjY5OEVGMTYyIiwidmlzaXRvcl9pZCI6IjgzMTQ3MjU3NTEwMDY4ODQxOTQiLCJyZWdpb25fZWRnZSI6ImlhZCIsInJlZ2lvbl9yZW5kZXIiOiJpYWQifQ== |
| visitor-hmac | 77be0f033aa2241708df41e13ce5f4e93330427fbf9b0808a6ef92e8ff332b29 |
| hovercard-subject-tag | repository:154204546 |
| github-keyboard-shortcuts | repository,copilot |
| google-site-verification | Apib7-x98H0j5cPqHWwSMm6dNU4GmODRoqxLiDzdx9I |
| octolytics-url | https://collector.github.com/github/collect |
| analytics-location | / |
| fb:app_id | 1401488693436528 |
| apple-itunes-app | app-id=1477376905, app-argument=https://github.com/SConsul/RISC-Microprocessor-Design/releases |
| twitter:image | https://opengraph.githubassets.com/cc3f7fd60ea916209a313ceeaaf34a474f6754d80d09f18d4b389d9418c8b7fe/SConsul/RISC-Microprocessor-Design |
| twitter:card | summary_large_image |
| og:image | https://opengraph.githubassets.com/cc3f7fd60ea916209a313ceeaaf34a474f6754d80d09f18d4b389d9418c8b7fe/SConsul/RISC-Microprocessor-Design |
| og:image:alt | VHDL implementation of multicycle and pipelined RISC architecture - EE309 Autumn 2018, IIT Bombay - SConsul/RISC-Microprocessor-Design |
| og:image:width | 1200 |
| og:image:height | 600 |
| og:site_name | GitHub |
| og:type | object |
| hostname | github.com |
| expected-hostname | github.com |
| None | cb2828a801ee6b7be618f3ac76fbf55def35bbc30f053a9c41bf90210b8b72ba |
| turbo-cache-control | no-preview |
| go-import | github.com/SConsul/RISC-Microprocessor-Design git https://github.com/SConsul/RISC-Microprocessor-Design.git |
| octolytics-dimension-user_id | 32162912 |
| octolytics-dimension-user_login | SConsul |
| octolytics-dimension-repository_id | 154204546 |
| octolytics-dimension-repository_nwo | SConsul/RISC-Microprocessor-Design |
| octolytics-dimension-repository_public | true |
| octolytics-dimension-repository_is_fork | false |
| octolytics-dimension-repository_network_root_id | 154204546 |
| octolytics-dimension-repository_network_root_nwo | SConsul/RISC-Microprocessor-Design |
| turbo-body-classes | logged-out env-production page-responsive |
| disable-turbo | false |
| browser-stats-url | https://api.github.com/_private/browser/stats |
| browser-errors-url | https://api.github.com/_private/browser/errors |
| release | 74ed479fe042e0ee79d00083dd248df8cc447655 |
| ui-target | full |
| theme-color | #1e2327 |
| color-scheme | light dark |
Links:
Viewport: width=device-width