Title: Pull requests · SConsul/RISC-Microprocessor-Design · GitHub
Open Graph Title: Pull requests · SConsul/RISC-Microprocessor-Design
X Title: Pull requests · SConsul/RISC-Microprocessor-Design
Description: VHDL implementation of multicycle and pipelined RISC architecture - EE309 Autumn 2018, IIT Bombay - Pull requests · SConsul/RISC-Microprocessor-Design
Open Graph Description: VHDL implementation of multicycle and pipelined RISC architecture - EE309 Autumn 2018, IIT Bombay - Pull requests · SConsul/RISC-Microprocessor-Design
X Description: VHDL implementation of multicycle and pipelined RISC architecture - EE309 Autumn 2018, IIT Bombay - Pull requests · SConsul/RISC-Microprocessor-Design
Opengraph URL: https://github.com/SConsul/RISC-Microprocessor-Design
X: @github
Domain: patch-diff.githubusercontent.com
| route-pattern | /:user_id/:repository/pulls(.:format) |
| route-controller | pull_requests |
| route-action | index |
| fetch-nonce | v2:6fa2b096-e808-a4a5-e265-dab435b290c7 |
| current-catalog-service-hash | ae870bc5e265a340912cde392f23dad3671a0a881730ffdadd82f2f57d81641b |
| request-id | D122:5D9CD:368093A:497A185:698DBD04 |
| html-safe-nonce | 85354c983724812a1d3a36292d5c57820fb14c42021442d57e1506a7cd2459b4 |
| visitor-payload | eyJyZWZlcnJlciI6IiIsInJlcXVlc3RfaWQiOiJEMTIyOjVEOUNEOjM2ODA5M0E6NDk3QTE4NTo2OThEQkQwNCIsInZpc2l0b3JfaWQiOiIzNTM5MzI1NzE1Mzc4NzE1OTA4IiwicmVnaW9uX2VkZ2UiOiJpYWQiLCJyZWdpb25fcmVuZGVyIjoiaWFkIn0= |
| visitor-hmac | b302d0aff09080ec88454c743eea742c91ec7558d73cce033b2011d9ef5ff5ad |
| hovercard-subject-tag | repository:154204546 |
| github-keyboard-shortcuts | repository,pull-request-list,pull-request-conversation,pull-request-files-changed,copilot |
| google-site-verification | Apib7-x98H0j5cPqHWwSMm6dNU4GmODRoqxLiDzdx9I |
| octolytics-url | https://collector.github.com/github/collect |
| analytics-location-query-strip | true |
| analytics-location | / |
| fb:app_id | 1401488693436528 |
| apple-itunes-app | app-id=1477376905, app-argument=https://github.com/SConsul/RISC-Microprocessor-Design/pulls |
| twitter:image | https://opengraph.githubassets.com/cc3f7fd60ea916209a313ceeaaf34a474f6754d80d09f18d4b389d9418c8b7fe/SConsul/RISC-Microprocessor-Design |
| twitter:card | summary_large_image |
| og:image | https://opengraph.githubassets.com/cc3f7fd60ea916209a313ceeaaf34a474f6754d80d09f18d4b389d9418c8b7fe/SConsul/RISC-Microprocessor-Design |
| og:image:alt | VHDL implementation of multicycle and pipelined RISC architecture - EE309 Autumn 2018, IIT Bombay - Pull requests · SConsul/RISC-Microprocessor-Design |
| og:image:width | 1200 |
| og:image:height | 600 |
| og:site_name | GitHub |
| og:type | object |
| hostname | github.com |
| expected-hostname | github.com |
| None | 2457fd9a1b17ca7f38c3c2653895ccb2e0dd04f18f77446a21354e9bc4b7902f |
| turbo-cache-control | no-preview |
| go-import | github.com/SConsul/RISC-Microprocessor-Design git https://github.com/SConsul/RISC-Microprocessor-Design.git |
| octolytics-dimension-user_id | 32162912 |
| octolytics-dimension-user_login | SConsul |
| octolytics-dimension-repository_id | 154204546 |
| octolytics-dimension-repository_nwo | SConsul/RISC-Microprocessor-Design |
| octolytics-dimension-repository_public | true |
| octolytics-dimension-repository_is_fork | false |
| octolytics-dimension-repository_network_root_id | 154204546 |
| octolytics-dimension-repository_network_root_nwo | SConsul/RISC-Microprocessor-Design |
| turbo-body-classes | logged-out env-production page-responsive |
| disable-turbo | false |
| browser-stats-url | https://api.github.com/_private/browser/stats |
| browser-errors-url | https://api.github.com/_private/browser/errors |
| release | 878672b82363fd98fbdc5bd0edb68e572c8a8d9b |
| ui-target | full |
| theme-color | #1e2327 |
| color-scheme | light dark |
Links:
Viewport: width=device-width